Manual do usuário Cypress CY7C1442AV33

Manual para o dispositivo Cypress CY7C1442AV33

Dispositivo: Cypress CY7C1442AV33
Categoria: Hardware
Fabricante: Cypress
Tamanho: 0.59 MB
Data de adição: 4/30/2014
Número de páginas: 31
Imprimir o manual

Baixar

Como usar?

Nosso objetivo é fornecer-lhe o mais rapidamente possível o acesso ao conteúdo contido no manual de instruções para Cypress CY7C1442AV33. Usando a pré-visualização online, você pode visualizar rapidamente o índice e ir para a página onde você vai encontrar a solução para seu problema com Cypress CY7C1442AV33.

Para sua conveniência

Se a consulta dos manuais Cypress CY7C1442AV33 diretamente no site não for conveniente para você, você tem duas soluções possíveis:

  • Visualização em tela cheia - Para visualizar facilmente o manual do usuário (sem baixá-lo para seu computador), você pode usar o modo de tela cheia. Para começar a visualização do manual Cypress CY7C1442AV33 no modo de tela cheia, use o botão Tela cheia.
  • Download para seu computador - você também pode baixar o manual Cypress CY7C1442AV33 em seu computador e mantê-lo em suas coleções. No entanto, se você não quer perder espaço no seu dispositivo, você sempre pode baixá-lo no futuro a partir de ManualsBase.
Cypress CY7C1442AV33 Manual de instruções - Online PDF
Advertisement
« Page 1 of 31 »
Advertisement
Versão para impressão

Muitas pessoas preferem ler os documentos não na tela, mas na versão impressa. A opção de imprimir o manual também foi fornecida, você pode usá-la clicando na hiperligação acima - Imprimir o manual. Você não precisa imprimir o manual inteiro Cypress CY7C1442AV33, apenas as páginas selecionadas. Respeite o papel.

Resumos

Abaixo você encontrará previews do conteúdo contido nas páginas subseqüentes do manual para Cypress CY7C1442AV33. Se você deseja visualizar rapidamente o conteúdo das páginas subseqüentes, você pode usá-los.

Resumos do conteúdo
Resumo do conteúdo contido na página número 1

CY7C1440AV33
CY7C1442AV33

CY7C1446AV33
36-Mbit (1M x 36/2M x 18/512K x 72)
Pipelined Sync SRAM
[1]
Features Functional Description
• Supports bus operation up to 250 MHz The CY7C1440AV33/CY7C1442AV33/CY7C1446AV33 SRAM
integrates 1M x 36/2M x 18 and 512K x 72 SRAM cells with
• Available speed grades are 250, 200 and 167 MHz
advanced synchronous peripheral circuitry and a two-bit
• Registered inputs and outputs for pipelined operation
counter for internal burst operation. All synchronous inputs

Resumo do conteúdo contido na página número 2

CY7C1440AV33 CY7C1442AV33 CY7C1446AV33 Logic Block Diagram – CY7C1440AV33 (1M x 36) A0, A1, A ADDRESS REGISTER 2 A[1:0] MODE ADV Q1 CLK BURST COUNTER CLR AND Q0 LOGIC ADSC ADSP DQD ,DQPD DQD ,DQPD BYTE BYTE BWD WRITE REGISTER WRITE DRIVER DQC ,DQPC DQC ,DQPC BYTE BWC BYTE OUTPUT WRITE DRIVER OUTPUT WRITE REGISTER MEMORY SENSE DQs BUFFERS ARRAY REGISTERS AMPS DQPA DQB ,DQPB E DQB ,DQPB DQPB BYTE BYTE BWB DQPC WRITE DRIVER WRITE REGISTER DQPD DQA ,DQPA DQA ,DQPA BYTE BYTE BWA WR

Resumo do conteúdo contido na página número 3

CY7C1440AV33 CY7C1442AV33 CY7C1446AV33 Logic Block Diagram – CY7C1446AV33 (512K x 72) ADDRESS A0, A1,A REGISTER A[1:0] MODE ADV Q1 BINARY CLK COUNTER CLR Q0 ADSC ADSP DQH, DQPH DQH, DQPH BWH WRITE DRIVER WRITE DRIVER DQF, DQPF DQG, DQPG BWG WRITE DRIVER WRITE DRIVER DQF, DQPF DQF, DQPF BWF WRITE DRIVER WRITE DRIVER DQ BYTE E, DQP “a”E DQE, DQPE BWE WRITE DRIVER WRITE DRIVER WRITE DRIVER MEMORY ARRAY DQD, DQPD DQD, DQPD BWD WRITE DRIVER WRITE DRIVER DQC, DQPC DQC, DQPC BWC WRITE DRIVER WRITE DR

Resumo do conteúdo contido na página número 4

CY7C1440AV33 CY7C1442AV33 CY7C1446AV33 Pin Configurations 100-pin TQFP Pinout DQP C 1 80 DQPB NC A 1 80 DQC 2 79 DQB NC NC 2 79 DQc 3 78 DQB NC NC 3 78 V DDQ V 4 77 V DDQ DDQ 4 77 V DDQ V SSQ V 5 76 V SSQ SSQ 5 76 V SSQ DQC DQB 6 75 NC 6 75 NC DQC DQB 7 74 NC 7 74 DQPA DQC DQB 8 73 DQB 8 73 DQA DQC 9 72 DQB DQB DQA 9 72 V SSQ 10 71 V SSQ V SSQ V 10 71 SSQ V DDQ 11 70 V DDQ V DDQ V 11 70 DDQ DQC 12 69 DQB DQB DQA 12 69 DQC DQB 13 68 DQB DQA 13 68 NC V 14 67 NC SS 14 67 V SS V DD NC 15 66 V DD

Resumo do conteúdo contido na página número 5

CY7C1440AV33 CY7C1442AV33 CY7C1446AV33 Pin Configurations (continued) 165-ball FBGA (15 x 17 x 1.4 mm) Pinout CY7C1440AV33 (1M x 36) 1 23 4 5 6 7 89 10 11 A NC/288M CE BW BW CE ADSC A NC A BWE ADV 1 C B 3 B NC/144M A CE2 BW BW CLK GW OE ADSP A NC/576M D A DQP NC V V V V V V V NC/1G DQP C C DDQ SS SS SS SS SS DDQ B D DQ DQ V V V V V V V DQ DQ C C DDQ DD SS SS SS DD DDQ B B E DQ DQ V V V V V V V DQ DQ C C DDQ DD SS SS SS DD DDQ B B DQ DQ V V V V V V V DQ DQ F C DD SS DD B C DDQ SS SS DDQ B D

Resumo do conteúdo contido na página número 6

CY7C1440AV33 CY7C1442AV33 CY7C1446AV33 Pin Configurations (continued) 209-ball FBGA (14 x 22 x 1.76 mm) Pinout CY7C1446AV33 (512K × 72) 123456789 10 11 A DQ DQ A CE ADSC ADSP ADV A 2 CE DQ G G DQ 3 B B B DQ DQ G A BWS G BWS NC/288M BW BWS DQ DQ BWS B C F B G B C DQ DQ NC/144M G NC/576M BWS BWS BWS CE BWS DQ G E DQ H D 1 A B B D DQ NC DQ V NC/1G OE GW V G G SS NC DQ SS DQ B B E DQP DQP V V V V V V V G C DDQ DDQ DD DD DD DDQ DDQ DQP DQP F B F DQ C DQ V V V V NC V V DQ C SS SS SS SS SS F DQ SS F

Resumo do conteúdo contido na página número 7

CY7C1440AV33 CY7C1442AV33 CY7C1446AV33 Pin Definitions (continued) Name I/O Description CE Input- Chip Enable 2 Input, active HIGH. Sampled on the rising edge of CLK. Used in conjunction 2 Synchronous with CE and CE to select/deselect the device. CE is sampled only when a new external 1 3 2 address is loaded. CE Input- Chip Enable 3 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction 3 Synchronous with CE and CE to select/deselect the device. Not available for AJ pack

Resumo do conteúdo contido na página número 8

CY7C1440AV33 CY7C1442AV33 CY7C1446AV33 then the Write operation is controlled by BWE and BW Functional Overview X signals. All synchronous inputs pass through input registers controlled The CY7C1440AV33/CY7C1442AV33/CY7C1446AV33 by the rising edge of the clock. All data outputs pass through provides Byte Write capability that is described in the Write output registers controlled by the rising edge of the clock. Cycle Descriptions table. Asserting the Byte Write Enable Maximum access delay from

Resumo do conteúdo contido na página número 9

CY7C1440AV33 CY7C1442AV33 CY7C1446AV33 Interleaved Burst Address Table Linear Burst Address Table (MODE = GND) (MODE = Floating or V ) DD First Second Third Fourth First Second Third Fourth Address Address Address Address Address Address Address Address A1: A0 A1: A0 A1: A0 A1: A0 A1: A0 A1: A0 A1: A0 A1: A0 00 01 10 11 00 01 10 11 01 10 11 00 01 00 11 10 10 11 00 01 10 11 00 01 11 00 01 10 11 10 01 00 ZZ Mode Electrical Characteristics Parameter Description Test Conditions Min. Max. Unit

Resumo do conteúdo contido na página número 10

CY7C1440AV33 CY7C1442AV33 CY7C1446AV33 [2, 3, 4, 5, 6, 7] Truth Table (continued) Operation Add. Used CE CE CE ZZ ADSP ADSC ADV WRITE OE CLK DQ 1 2 3 READ Cycle, Suspend Burst Current X X X L H H H H H L-H Tri-State READ Cycle, Suspend Burst Current H X X L X H H H L L-H Q READ Cycle, Suspend Burst Current H X X L X H H H H L-H Tri-State WRITE Cycle, Suspend Burst Current X X X L H H H L X L-H D WRITE Cycle, Suspend Burst Current H X X L X H H L X L-H D [4,8,9] Truth Table for Read/Write Funct

Resumo do conteúdo contido na página número 11

CY7C1440AV33 CY7C1442AV33 CY7C1446AV33 [4, 8, 9] Truth Table for Read/Write Function (CY7C1446AV33) GW BWE BW X Read HH X Read H L All BW = H Write Byte x – (DQ and DQP)HLL x x Write All Bytes H L All BW = L Write All Bytes L X X Test Access Port (TAP) IEEE 1149.1 Serial Boundary Scan (JTAG) Test Clock (TCK) The CY7C1440AV33/CY7C1442AV33/CY7C1446AV33 incor- porates a serial boundary scan test access port (TAP). This The test clock is used only with the TAP controller. All inputs part is fully

Resumo do conteúdo contido na página número 12

CY7C1440AV33 CY7C1442AV33 CY7C1446AV33 Performing a TAP Reset TAP Instruction Set A RESET is performed by forcing TMS HIGH (V ) for five DD Overview rising edges of TCK. This RESET does not affect the operation Eight different instructions are possible with the three bit of the SRAM and may be performed while the SRAM is instruction register. All combinations are listed in the operating. Instruction Codes table. Three of these instructions are listed At power-up, the TAP is reset internally to

Resumo do conteúdo contido na página número 13

CY7C1440AV33 CY7C1442AV33 CY7C1446AV33 The shifting of data for the SAMPLE and PRELOAD phases The boundary scan register has a special bit located at, bit #89 can occur concurrently when required—that is, while data (for 165-FBGA package) or bit #138 (for 209-FBGA package). captured is shifted out, the preloaded data can be shifted in. When this scan cell, called the “extest output bus tri-state”, is latched into the preload register during the “Update-DR” state BYPASS in the TAP controller, i

Resumo do conteúdo contido na página número 14

CY7C1440AV33 CY7C1442AV33 CY7C1446AV33 [10, 11] TAP AC Switching Characteristics Over the operating Range Parameter Description Min. Max. Unit Clock t TCK Clock Cycle Time 50 ns TCYC t TCK Clock Frequency 20 MHz TF t TCK Clock HIGH time 20 ns TH t TCK Clock LOW time 20 ns TL Output Times t TCK Clock LOW to TDO Valid 10 ns TDOV t TCK Clock LOW to TDO Invalid 0 ns TDOX Set-up Times t TMS Set-up to TCK Clock Rise 5 ns TMSS t TDI Set-up to TCK Clock Rise 5 ns TDIS t Capture Set-up to TCK Rise 5 ns

Resumo do conteúdo contido na página número 15

CY7C1440AV33 CY7C1442AV33 CY7C1446AV33 TAP DC Electrical Characteristics And Operating Conditions [12] (0°C < TA < +70°C; V = 3.135 to 3.6V unless otherwise noted) DD Parameter Description Test Conditions Min. Max. Unit V Output HIGH Voltage I = –4.0 mA, V = 3.3V 2.4 V OH1 OH DDQ I = –1.0 mA, V = 2.5V 2.0 V OH DDQ V Output HIGH Voltage I = –100 µA V = 3.3V 2.9 V OH2 OH DDQ V = 2.5V 2.1 V DDQ V Output LOW Voltage I = 8.0 mA V = 3.3V 0.4 V OL1 OL DDQ I = 1.0 mA V = 2.5V 0.4 V OL DDQ V Outp

Resumo do conteúdo contido na página número 16

CY7C1440AV33 CY7C1442AV33 CY7C1446AV33 Identification Codes (continued) Instruction Code Description SAMPLE/PRELOAD 100 Captures I/O ring contents. Places the boundary scan register between TDI and TDO. Does not affect SRAM operation. RESERVED 101 Do Not Use: This instruction is reserved for future use. RESERVED 110 Do Not Use: This instruction is reserved for future use. BYPASS 111 Places the bypass register between TDI and TDO. This operation does not affect SRAM operations. [14,15] 165-

Resumo do conteúdo contido na página número 17

CY7C1440AV33 CY7C1442AV33 CY7C1446AV33 [14, 16] 209-ball FBGA Boundary Scan Order CY7C1446AV33 (512K x 72) Bit # ball ID Bit # ball ID Bit # ball ID Bit # ball ID 1 36 F6 71 106 K3 W6 H6 2 37 K8 72 C6 107 K4 V6 3 U6 38 K9 73 B6 108 K6 4 W7 39 K10 74 A6 109 K2 5V7 40 J11 75 A5 110 L2 6 U7 41 J10 76 B5 111 L1 7T7 42 H11 77 C5 112 M2 8 V8 43 H10 78 D5 113 M1 9 U8 44 G11 79 D4 114 N2 10 T8 45 G10 80 C4 115 N1 11 V9 46 F11 81 A4 116 P2 12 U9 47 F10 82 B4 117 P1 13 P6 48 E10 83 C3 118 R2 14 W11 4

Resumo do conteúdo contido na página número 18

CY7C1440AV33 CY7C1442AV33 CY7C1446AV33 DC Input Voltage ................................... –0.5V to V + 0.5V Maximum Ratings DD Current into Outputs (LOW)......................................... 20 mA (Above which the useful life may be impaired. For user guide- Static Discharge Voltage.......................................... > 2001V lines, not tested.) (per MIL-STD-883, Method 3015) Storage Temperature .................................–65°C to +150°C Latch-up Current......................

Resumo do conteúdo contido na página número 19

CY7C1440AV33 CY7C1442AV33 CY7C1446AV33 [19] Capacitance 100 TQFP 165 FBGA 209 FBGA Parameter Description Test Conditions Max. Max. Max. Unit C Input Capacitance T = 25°C, f = 1 MHz, 6.5 7 5 pF IN A V = 3.3V DD C Clock Input Capacitance 3 7 5 pF CLK V = 2.5V DDQ C Input/Output Capacitance 5.5 6 7 pF I/O [19] Thermal Resistance 100 TQFP 165 FBGA 209 FBGA Unit Parameter Description Test Conditions Package Package Package Θ Thermal Resistance Test conditions follow standard 25.21 20.8 25.31 °C/W

Resumo do conteúdo contido na página número 20

CY7C1440AV33 CY7C1442AV33 CY7C1446AV33 [24, 25] Switching Characteristics Over the Operating Range –250 –200 –167 Parameter Description Min. Max Min. Max. Min. Max Unit [20] t V (Typical) to the first Access 111ms POWER DD Clock t Clock Cycle Time 4.0 5 6 ns CYC t Clock HIGH 1.5 2.0 2.4 ns CH t Clock LOW 1.5 2.0 2.4 ns CL Output Times t Data Output Valid After CLK Rise 2.6 3.2 3.4 ns CO t Data Output Hold After CLK Rise 1.0 1.5 1.5 ns DOH [21, 22, 23] t Clock to Low-Z 1.0 1.3 1.5 ns CLZ [21,


Manuais similares
# Manual do usuário Categoria Baixar
1 Cypress CapSense CY8C20x36 Manual de instruções Hardware 0
2 Cypress CY14B101L Manual de instruções Hardware 0
3 Cypress CY14B101LA Manual de instruções Hardware 0
4 Cypress CY14B104N Manual de instruções Hardware 0
5 Cypress AutoStore STK14CA8 Manual de instruções Hardware 0
6 Cypress CY14B101Q2 Manual de instruções Hardware 0
7 Cypress CY14B104L Manual de instruções Hardware 0
8 Cypress CY2048WAF Manual de instruções Hardware 0
9 Cypress CY14B108L Manual de instruções Hardware 0
10 Cypress 7C185-15 Manual de instruções Hardware 0
11 Cypress CY14B104NA Manual de instruções Hardware 0
12 Cypress CY14B104M Manual de instruções Hardware 0
13 Cypress AutoStore STK17TA8 Manual de instruções Hardware 0
14 Cypress CY62158E Manual de instruções Hardware 0
15 Cypress CY14B256L Manual de instruções Hardware 0
16 Sony MSAKIT-PC4A Manual de instruções Hardware 2
17 Sony MRW62E-S1 2694866142 Manual de instruções Hardware 5
18 Philips MATCH LINE 9596 Manual de instruções Hardware 17
19 Sony 64GB SDHC Class 10 Memory Card Readers SF32UY Manual de instruções Hardware 1
20 Philips PSC702 Manual de instruções Hardware 1