Summary of the content on the page No. 6
CY14B104L, CY14B104N Table 1. Mode Selection (continued) [7] [3] A - A Mode IO Power CE WE OE, BHE, BLE 15 0 [8, 9] L H L 0x4E38 Read SRAM Output Data Active 0xB1C7 Read SRAM Output Data 0x83E0 Read SRAM Output Data 0x7C1F Read SRAM Output Data 0x703F Read SRAM Output Data 0x4B46 AutoStore Enable Output Data [8, 9] L H L 0x4E38 Read SRAM Output Data Active I CC2 0xB1C7 Read SRAM Output Data 0x83E0 Read SRAM Output Data 0x7C1F Read SRAM Output Data 0x703F Read SRAM Output Data 0x8FC0 Nonvolatil
Summary of the content on the page No. 7
CY14B104L, CY14B104N Transient Voltage (<20 ns) on Maximum Ratings Any Pin to Ground Potential .................. –2.0V to V + 2.0V CC Exceeding maximum ratings may impair the useful life of the Package Power Dissipation device. These user guidelines are not tested. Capability (T = 25°C) ................................................... 1.0W A Storage Temperature ................................. –65°C to +150°C Surface Mount Pb Soldering Temperature (3 Seconds)..............................
Summary of the content on the page No. 8
CY14B104L, CY14B104N Data Retention and Endurance Parameter Description Min Unit DATA Data Retention 20 Years R NV Nonvolatile STORE Operations 200 K C Capacitance [13] In the following table, the capacitance parameters are listed. Parameter Description Test Conditions Max Unit C Input Capacitance T = 25°C, f = 1 MHz, 7pF IN A V = 0 to 3.0V CC C Output Capacitance 7 pF OUT Thermal Resistance [13] In the following table, the thermal resistance parameters are listed. Parameter Description Test Co
Summary of the content on the page No. 9
CY14B104L, CY14B104N AC Switching Characteristics Parameters 20 ns 25 ns 45 ns Description Unit Cypress Alt Min Max Min Max Min Max Parameters Parameters SRAM Read Cycle t t Chip Enable Access Time 20 25 45 ns ACE ACS [14] t t Read Cycle Time 20 25 45 ns RC RC [15] t t Address Access Time 20 25 45 ns AA AA t t Output Enable to Data Valid 10 12 20 ns DOE OE [15] t t Output Hold After Address Change 3 3 3 ns OHA OH [16] t t Chip Enable to Output Active 3 3 3 ns LZCE LZ [16] t t Chip Disable to Ou
Summary of the content on the page No. 10
CY14B104L, CY14B104N [3, 14, 18] Figure 7. SRAM Read Cycle #2: CE and OE Controlled [3, 17, 18, 19] Figure 8. SRAM Write Cycle #1: WE Controlled Notes 19. CE or WE must be >V during address transitions. IH Document #: 001-07102 Rev. *L Page 10 of 25 [+] Feedback
Summary of the content on the page No. 11
CY14B104L, CY14B104N [3, 17, 18, 19] Figure 9. SRAM Write Cycle #2: CE Controlled t WC Address Valid Address t t t SA SCE HA CE t BW BHE, BLE t PWE WE t t HD SD Data Input Input Data Valid High Impedance Data Output [3, 17, 18, 19] Figure 10. SRAM Write Cycle #3: BHE and BLE Controlled Document #: 001-07102 Rev. *L Page 11 of 25 [+] Feedback
Summary of the content on the page No. 12
CY14B104L, CY14B104N AutoStore/Power Up RECALL CY14B104L/CY14B104N Parameters Description Unit Min Max [20] t Power Up RECALL Duration 20 ms HRECALL [21] t STORE Cycle Duration 8 ms STORE [22] t Time Allowed to Complete SRAM Cycle 1 70 μs DELAY V Low Voltage Trigger Level 2.65 V SWITCH t VCC Rise Time 150 μs VCCRISE [13] V HSB Output Driver Disable Voltage 1.9 V HDIS t HSB High Active Time 500 ns HHHD t HSB Hold Time after Power-Up Recall Start 70 μs PURHH t HSB To Output Active Time 5 μs LZH
Summary of the content on the page No. 13
CY14B104L, CY14B104N Software Controlled STORE/RECALL Cycle [25, 26] In the following table, the software controlled STORE/RECALL cycle parameters are listed. 20 ns 25 ns 45 ns Parameters Description Unit Min Max Min Max Min Max t STORE/RECALL Initiation Cycle Time 20 25 45 ns RC t Address Setup Time 0 0 0 ns SA t Clock Pulse Width 15 20 30 ns CW t Address Hold Time 0 0 0 ns HA t RECALL Duration 200 200 200 μs RECALL [27, 28] t Soft Sequence Processing Time 100 100 100 μs SS Switching Waveforms
Summary of the content on the page No. 14
CY14B104L, CY14B104N Hardware STORE Cycle CY14B104L/CY14B104N Parameters Description Unit Min Max t Hardware STORE Pulse Width 15 ns PHSB t Hardware STORE LOW to STORE Busy 500 ns HLBL Switching Waveforms [21] Figure 14. Hardware STORE Cycle [27, 28] Figure 15. Soft Sequence Processing Notes 27. This is the amount of time it takes to take action on a soft sequence command. V power must remain HIGH to effectively register comma
Summary of the content on the page No. 15
CY14B104L, CY14B104N Truth Table For SRAM Operations HSB should remain HIGH for SRAM Operations. For x8 Configuration [2] CE WE OE Inputs/Outputs Mode Power H X X High Z Deselect/Power down Standby L H L Data Out (DQ –DQ ); Read Active 0 7 L H H High Z Output Disabled Active L L X Data in (DQ –DQ ); Write Active 0 7 For x16 Configuration [2] CE WE OE BHE BLE Inputs/Outputs Mode Power H X X X X High-Z Deselect/Power down Standby L X X H H High-Z Output Disabled Active L H L L L Data Out (DQ
Summary of the content on the page No. 16
CY14B104L, CY14B104N Ordering Information Speed Package Operating Ordering Code Package Type (ns) Diagram Range 20 CY14B104L-ZS20XCT 51-85087 44-pin TSOP II Commercial CY14B104L-ZS20XIT 51-85087 44-pin TSOP II Industrial CY14B104L-ZS20XI 51-85087 44-pin TSOP II CY14B104L-BA20XCT 51-85128 48-ball FBGA Commercial CY14B104L-BA20XIT 51-85128 48-ball FBGA Industrial CY14B104L-BA20XI 51-85128 48-ball FBGA CY14B104L-ZSP20XCT 51-85160 54-pin TSOP II Commercial CY14B104L-ZSP20XIT 51-85160 54-pin TSOP II
Summary of the content on the page No. 17
CY14B104L, CY14B104N Ordering Information (continued) Speed Package Operating Ordering Code Package Type (ns) Diagram Range 45 CY14B104L-ZS45XCT 51-85087 44-pin TSOP II Commercial CY14B104L-ZS45XIT 51-85087 44-pin TSOP II Industrial CY14B104L-ZS45XI 51-85087 44-pin TSOP II CY14B104L-BA45XCT 51-85128 48-ball FBGA Commercial CY14B104L-BA45XIT 51-85128 48-ball FBGA Industrial CY14B104L-BA45XI 51-85128 48-ball FBGA CY14B104L-ZSP45XCT 51-85160 54-pin TSOP II Commercial CY14B104L-ZSP45XIT 51-85160 54
Summary of the content on the page No. 18
CY14B104L, CY14B104N Part Numbering Nomenclature CY 14 B 104 L - ZS P 20 X C T Option: T - Tape & Reel Blank - Std. Temperature: C - Commercial (0 to 70°C) Speed: I - Industrial (–40 to 85°C) Pb-Free 20 - 20 ns 25 - 25 ns P - 54 Pin Package: 45 - 45 ns Blank - 44 Pin BA - 48 FBGA ZS - TSOP II Data Bus: L - x8 N - x16 Density: 104 - 4 Mb Voltage: B - 3.0V NVSRAM 14 - Auto Store + Software Store + Hardware Store Cypress Document #: 001-07102 Rev. *L Page 18 of 25 [+] Feedback
Summary of the content on the page No. 19
CY14B104L, CY14B104N Package Diagrams Figure 16. 44-Pin TSOP II (51-85087) DIMENSION IN MM (INCH) MAX MIN. PIN 1 I.D. 22 1 R O E K A X S G 23 44 EJECTOR PIN TOP VIEW BOTTOM VIEW 10.262 (0.404) 0.400(0.016) 0.800 BSC 10.058 (0.396) 0.300 (0.012) BASE PLANE (0.0315) 0.210 (0.0083) 0°-5° 0.120 (0.0047) 0.10 (.004) 18.517 (0.729) 0.597 (0.0235) 18.313 (0.721) 0.406 (0.0160) SEATING PLANE 51-85087-*A Document #: 001-07102 Rev. *L Page 19 of 25 [+] Feedback 1.194 (0.047) 0.991 (0.039) 0.150 (0.005
Summary of the content on the page No. 20
CY14B104L, CY14B104N Package Diagrams (continued) Figure 17. 48-Ball FBGA - 6 mm x 10 mm x 1.2 mm (51-85128) BOTTOM VIEW TOP VIEW A1 CORNER Ø0.05 M C Ø0.25 M C A B A1 CORNER Ø0.30±0.05(48X) 1 2346 5 65 4 3 2 1 A A B B C C D D E E F F G G H H 1.875 A A 0.75 B 6.00±0.10 3.75 B 6.00±0.10 0.15(4X) SEATING PLANE C 51-85128-*D Document #: 001-07102 Rev. *L Page 20 of 25 [+] Feedback 0.25 C 10.00±0.10 0.36 0.53±0.05 0.21±0.05 1.20 MAX 0.15 C 10.00±0.10 5.25 0.75 2.625